mirror of
https://github.com/hneemann/Digital.git
synced 2025-09-26 14:31:02 -04:00
updated release notes
This commit is contained in:
parent
99cdc26010
commit
725b5905e1
@ -1,12 +1,12 @@
|
||||
Release Notes
|
||||
|
||||
HEAD, planned as v0.14
|
||||
v0.14, released on 31. Aug 2017
|
||||
- Added visualization of KV maps (thanks to roy77)
|
||||
- Added VHDL export
|
||||
(Not yet complete, but the example processor is running on a FPGA.)
|
||||
- Type of pin numbers changed from int to string to allow FPGA pin names like "U16".
|
||||
- Added support for BASYS3-Board (*.xdc constrains file is written and the mixed mode
|
||||
clock manager (MMCM) is used if clock frequency exceeds 37kHz)
|
||||
- Added visualization of KV maps (thanks to roy77)
|
||||
- Added shortcut 'B' which sets the number of data bits in all selected components.
|
||||
- Breaking changes:
|
||||
- To generalize the VHDL export, an XML entity in the *.dig files had to be renamed.
|
||||
|
Loading…
x
Reference in New Issue
Block a user