mirror of
https://github.com/Stichting-MINIX-Research-Foundation/netbsd.git
synced 2025-08-07 21:19:47 -04:00
166 lines
4.2 KiB
C
166 lines
4.2 KiB
C
/* $NetBSD: tegra_soc.c,v 1.6 2015/05/13 11:06:13 jmcneill Exp $ */
|
|
|
|
/*-
|
|
* Copyright (c) 2015 Jared D. McNeill <jmcneill@invisible.ca>
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*/
|
|
|
|
#include "opt_tegra.h"
|
|
#include "opt_multiprocessor.h"
|
|
|
|
#include <sys/cdefs.h>
|
|
__KERNEL_RCSID(0, "$NetBSD: tegra_soc.c,v 1.6 2015/05/13 11:06:13 jmcneill Exp $");
|
|
|
|
#define _ARM32_BUS_DMA_PRIVATE
|
|
#include <sys/param.h>
|
|
#include <sys/bus.h>
|
|
#include <sys/cpu.h>
|
|
#include <sys/device.h>
|
|
|
|
#include <uvm/uvm_extern.h>
|
|
|
|
#include <arm/bootconfig.h>
|
|
#include <arm/cpufunc.h>
|
|
|
|
#include <arm/nvidia/tegra_reg.h>
|
|
#include <arm/nvidia/tegra_apbreg.h>
|
|
#include <arm/nvidia/tegra_mcreg.h>
|
|
#include <arm/nvidia/tegra_var.h>
|
|
|
|
bus_space_handle_t tegra_host1x_bsh;
|
|
bus_space_handle_t tegra_ppsb_bsh;
|
|
bus_space_handle_t tegra_apb_bsh;
|
|
bus_space_handle_t tegra_ahb_a2_bsh;
|
|
|
|
struct arm32_bus_dma_tag tegra_dma_tag = {
|
|
_BUS_DMAMAP_FUNCS,
|
|
_BUS_DMAMEM_FUNCS,
|
|
_BUS_DMATAG_FUNCS,
|
|
};
|
|
|
|
static struct arm32_dma_range tegra_coherent_dma_ranges[] = {
|
|
[0] = {
|
|
.dr_sysbase = TEGRA_EXTMEM_BASE,
|
|
.dr_busbase = TEGRA_EXTMEM_BASE,
|
|
.dr_flags = _BUS_DMAMAP_COHERENT,
|
|
},
|
|
};
|
|
|
|
struct arm32_bus_dma_tag tegra_coherent_dma_tag = {
|
|
._ranges = tegra_coherent_dma_ranges,
|
|
._nranges = __arraycount(tegra_coherent_dma_ranges),
|
|
_BUS_DMAMAP_FUNCS,
|
|
_BUS_DMAMEM_FUNCS,
|
|
_BUS_DMATAG_FUNCS,
|
|
};
|
|
|
|
static void tegra_mpinit(void);
|
|
|
|
void
|
|
tegra_bootstrap(void)
|
|
{
|
|
if (bus_space_map(&armv7_generic_bs_tag,
|
|
TEGRA_HOST1X_BASE, TEGRA_HOST1X_SIZE, 0,
|
|
&tegra_host1x_bsh) != 0)
|
|
panic("couldn't map HOST1X");
|
|
if (bus_space_map(&armv7_generic_bs_tag,
|
|
TEGRA_PPSB_BASE, TEGRA_PPSB_SIZE, 0,
|
|
&tegra_ppsb_bsh) != 0)
|
|
panic("couldn't map PPSB");
|
|
if (bus_space_map(&armv7_generic_bs_tag,
|
|
TEGRA_APB_BASE, TEGRA_APB_SIZE, 0,
|
|
&tegra_apb_bsh) != 0)
|
|
panic("couldn't map APB");
|
|
if (bus_space_map(&armv7_generic_bs_tag,
|
|
TEGRA_AHB_A2_BASE, TEGRA_AHB_A2_SIZE, 0,
|
|
&tegra_ahb_a2_bsh) != 0)
|
|
panic("couldn't map AHB A2");
|
|
|
|
curcpu()->ci_data.cpu_cc_freq = tegra_car_pllx_rate();
|
|
|
|
tegra_mpinit();
|
|
}
|
|
|
|
void
|
|
tegra_dma_bootstrap(psize_t psize)
|
|
{
|
|
tegra_coherent_dma_ranges[0].dr_len = psize;
|
|
}
|
|
|
|
void
|
|
tegra_cpuinit(void)
|
|
{
|
|
switch (tegra_chip_id()) {
|
|
#ifdef SOC_TEGRA124
|
|
case CHIP_ID_TEGRA124:
|
|
tegra124_cpuinit();
|
|
break;
|
|
#endif
|
|
}
|
|
|
|
tegra_cpufreq_init();
|
|
}
|
|
|
|
static void
|
|
tegra_mpinit(void)
|
|
{
|
|
#if defined(MULTIPROCESSOR)
|
|
switch (tegra_chip_id()) {
|
|
#ifdef SOC_TEGRA124
|
|
case CHIP_ID_TEGRA124:
|
|
tegra124_mpinit();
|
|
break;
|
|
#endif
|
|
default:
|
|
panic("Unsupported SOC ID %#x", tegra_chip_id());
|
|
}
|
|
#endif
|
|
}
|
|
|
|
u_int
|
|
tegra_chip_id(void)
|
|
{
|
|
static u_int chip_id = 0;
|
|
|
|
if (!chip_id) {
|
|
const bus_space_tag_t bst = &armv7_generic_bs_tag;
|
|
const bus_space_handle_t bsh = tegra_apb_bsh;
|
|
const uint32_t v = bus_space_read_4(bst, bsh,
|
|
APB_MISC_GP_HIDREV_0_REG);
|
|
chip_id = __SHIFTOUT(v, APB_MISC_GP_HIDREV_0_CHIPID);
|
|
}
|
|
|
|
return chip_id;
|
|
}
|
|
|
|
const char *
|
|
tegra_chip_name(void)
|
|
{
|
|
switch (tegra_chip_id()) {
|
|
case CHIP_ID_TEGRA124: return "Tegra K1 (T124)";
|
|
case CHIP_ID_TEGRA132: return "Tegra K1 (T132)";
|
|
default: return "Unknown Tegra SoC";
|
|
}
|
|
}
|