mirror of
https://github.com/Stichting-MINIX-Research-Foundation/u-boot.git
synced 2025-09-10 04:26:19 -04:00
Update header file. Include dtimer_intr_setup(). Changed timer divider to global define.
Include immap.h and timer.h. Moved dtimer interrupt setup to dtimer_intr_setup() from cpu/mcf532x/interrupts.c. Changed (CFG_CLK /1000000) -1 << 8 to CFG_TIMER_PRESCALER Signed-off-by: TsiChungLiew <Tsi-Chung.Liew@freescale.com>
This commit is contained in:
parent
5cdc07c7ef
commit
52b017604a
@ -26,6 +26,8 @@
|
|||||||
#include <common.h>
|
#include <common.h>
|
||||||
|
|
||||||
#include <asm/mcftimer.h>
|
#include <asm/mcftimer.h>
|
||||||
|
#include <asm/timer.h>
|
||||||
|
#include <asm/immap.h>
|
||||||
|
|
||||||
#ifdef CONFIG_M5271
|
#ifdef CONFIG_M5271
|
||||||
#include <asm/m5271.h>
|
#include <asm/m5271.h>
|
||||||
@ -71,8 +73,10 @@ void udelay(unsigned long usec)
|
|||||||
timerp->timer_tmr = MCFTIMER_TMR_DISABLE;
|
timerp->timer_tmr = MCFTIMER_TMR_DISABLE;
|
||||||
timerp->timer_tcn = 0;
|
timerp->timer_tcn = 0;
|
||||||
/* set period to 1 us */
|
/* set period to 1 us */
|
||||||
timerp->timer_tmr = (((CFG_CLK / 1000000) - 1) << 8) | MCFTIMER_TMR_CLK1 |
|
timerp->timer_tmr =
|
||||||
MCFTIMER_TMR_FREERUN | MCFTIMER_TMR_ENABLE;
|
(((CFG_CLK / 1000000) -
|
||||||
|
1) << 8) | MCFTIMER_TMR_CLK1 | MCFTIMER_TMR_FREERUN |
|
||||||
|
MCFTIMER_TMR_ENABLE;
|
||||||
|
|
||||||
start = now = timerp->timer_tcn;
|
start = now = timerp->timer_tcn;
|
||||||
while (now < start + tmp)
|
while (now < start + tmp)
|
||||||
@ -80,7 +84,8 @@ void udelay(unsigned long usec)
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
void mcf_timer_interrupt (void * not_used){
|
void mcf_timer_interrupt(void *not_used)
|
||||||
|
{
|
||||||
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE4);
|
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE4);
|
||||||
volatile intctrl_t *intp = (intctrl_t *) (CFG_MBAR + MCFSIM_ICR1);
|
volatile intctrl_t *intp = (intctrl_t *) (CFG_MBAR + MCFSIM_ICR1);
|
||||||
|
|
||||||
@ -94,7 +99,8 @@ void mcf_timer_interrupt (void * not_used){
|
|||||||
timestamp++;
|
timestamp++;
|
||||||
}
|
}
|
||||||
|
|
||||||
void timer_init (void) {
|
void timer_init(void)
|
||||||
|
{
|
||||||
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE4);
|
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE4);
|
||||||
volatile intctrl_t *intp = (intctrl_t *) (CFG_MBAR + MCFSIM_ICR1);
|
volatile intctrl_t *intp = (intctrl_t *) (CFG_MBAR + MCFSIM_ICR1);
|
||||||
|
|
||||||
@ -110,8 +116,10 @@ void timer_init (void) {
|
|||||||
timerp->timer_tcn = 0;
|
timerp->timer_tcn = 0;
|
||||||
timerp->timer_trr = 1000; /* Interrupt every ms */
|
timerp->timer_trr = 1000; /* Interrupt every ms */
|
||||||
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
||||||
timerp->timer_tmr = (((CFG_CLK / 1000000) - 1) << 8) | MCFTIMER_TMR_CLK1 |
|
timerp->timer_tmr =
|
||||||
MCFTIMER_TMR_RESTART | MCFTIMER_TMR_ENORI | MCFTIMER_TMR_ENABLE;
|
(((CFG_CLK / 1000000) -
|
||||||
|
1) << 8) | MCFTIMER_TMR_CLK1 | MCFTIMER_TMR_RESTART |
|
||||||
|
MCFTIMER_TMR_ENORI | MCFTIMER_TMR_ENABLE;
|
||||||
}
|
}
|
||||||
|
|
||||||
void reset_timer(void)
|
void reset_timer(void)
|
||||||
@ -210,7 +218,6 @@ void wait_ticks (unsigned long ticks)
|
|||||||
}
|
}
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
|
|
||||||
#if defined(CONFIG_M5249)
|
#if defined(CONFIG_M5249)
|
||||||
/*
|
/*
|
||||||
* We use timer 1 which is running with a period of 1 us
|
* We use timer 1 which is running with a period of 1 us
|
||||||
@ -232,8 +239,10 @@ void udelay(unsigned long usec)
|
|||||||
timerp->timer_tcn = 0;
|
timerp->timer_tcn = 0;
|
||||||
/* set period to 1 us */
|
/* set period to 1 us */
|
||||||
/* on m5249 the system clock is (cpu_clk / 2) -> divide by 2000000 */
|
/* on m5249 the system clock is (cpu_clk / 2) -> divide by 2000000 */
|
||||||
timerp->timer_tmr = (((CFG_CLK / 2000000) - 1) << 8) | MCFTIMER_TMR_CLK1 |
|
timerp->timer_tmr =
|
||||||
MCFTIMER_TMR_FREERUN | MCFTIMER_TMR_ENABLE;
|
(((CFG_CLK / 2000000) -
|
||||||
|
1) << 8) | MCFTIMER_TMR_CLK1 | MCFTIMER_TMR_FREERUN |
|
||||||
|
MCFTIMER_TMR_ENABLE;
|
||||||
|
|
||||||
start = now = timerp->timer_tcn;
|
start = now = timerp->timer_tcn;
|
||||||
while (now < start + tmp)
|
while (now < start + tmp)
|
||||||
@ -241,7 +250,8 @@ void udelay(unsigned long usec)
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
void mcf_timer_interrupt (void * not_used){
|
void mcf_timer_interrupt(void *not_used)
|
||||||
|
{
|
||||||
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE2);
|
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE2);
|
||||||
|
|
||||||
/* check for timer 2 interrupts */
|
/* check for timer 2 interrupts */
|
||||||
@ -254,7 +264,8 @@ void mcf_timer_interrupt (void * not_used){
|
|||||||
timestamp++;
|
timestamp++;
|
||||||
}
|
}
|
||||||
|
|
||||||
void timer_init (void) {
|
void timer_init(void)
|
||||||
|
{
|
||||||
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE2);
|
volatile timer_t *timerp = (timer_t *) (CFG_MBAR + MCFTIMER_BASE2);
|
||||||
|
|
||||||
timestamp = 0;
|
timestamp = 0;
|
||||||
@ -265,14 +276,18 @@ void timer_init (void) {
|
|||||||
/* initialize and enable timer 2 interrupt */
|
/* initialize and enable timer 2 interrupt */
|
||||||
irq_install_handler(31, mcf_timer_interrupt, 0);
|
irq_install_handler(31, mcf_timer_interrupt, 0);
|
||||||
mbar_writeLong(MCFSIM_IMR, mbar_readLong(MCFSIM_IMR) & ~0x00000400);
|
mbar_writeLong(MCFSIM_IMR, mbar_readLong(MCFSIM_IMR) & ~0x00000400);
|
||||||
mbar_writeByte(MCFSIM_TIMER2ICR, MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3);
|
mbar_writeByte(MCFSIM_TIMER2ICR,
|
||||||
|
MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 |
|
||||||
|
MCFSIM_ICR_PRI3);
|
||||||
|
|
||||||
timerp->timer_tcn = 0;
|
timerp->timer_tcn = 0;
|
||||||
timerp->timer_trr = 1000; /* Interrupt every ms */
|
timerp->timer_trr = 1000; /* Interrupt every ms */
|
||||||
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
||||||
/* on m5249 the system clock is (cpu_clk / 2) -> divide by 2000000 */
|
/* on m5249 the system clock is (cpu_clk / 2) -> divide by 2000000 */
|
||||||
timerp->timer_tmr = (((CFG_CLK / 2000000) - 1) << 8) | MCFTIMER_TMR_CLK1 |
|
timerp->timer_tmr =
|
||||||
MCFTIMER_TMR_RESTART | MCFTIMER_TMR_ENORI | MCFTIMER_TMR_ENABLE;
|
(((CFG_CLK / 2000000) -
|
||||||
|
1) << 8) | MCFTIMER_TMR_CLK1 | MCFTIMER_TMR_RESTART |
|
||||||
|
MCFTIMER_TMR_ENORI | MCFTIMER_TMR_ENABLE;
|
||||||
}
|
}
|
||||||
|
|
||||||
void reset_timer(void)
|
void reset_timer(void)
|
||||||
@ -299,12 +314,7 @@ void set_timer (ulong t)
|
|||||||
#if !defined(CFG_TMR_BASE) || !defined(CFG_INTR_BASE) || !defined(CFG_TMRINTR_NO) || !defined(CFG_TMRINTR_MASK)
|
#if !defined(CFG_TMR_BASE) || !defined(CFG_INTR_BASE) || !defined(CFG_TMRINTR_NO) || !defined(CFG_TMRINTR_MASK)
|
||||||
# error "TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!"
|
# error "TMR_BASE, INTR_BASE, TMRINTR_NO or TMRINTR_MASk not defined!"
|
||||||
#endif
|
#endif
|
||||||
|
extern void dtimer_intr_setup(void);
|
||||||
#include <asm/immap_5329.h>
|
|
||||||
|
|
||||||
extern void dtimer_interrupt(void *not_used);
|
|
||||||
extern void dtimer_interrupt_setup(void);
|
|
||||||
extern void dtimer_interrupt_enable(void);
|
|
||||||
|
|
||||||
void udelay(unsigned long usec)
|
void udelay(unsigned long usec)
|
||||||
{
|
{
|
||||||
@ -323,8 +333,8 @@ void udelay(unsigned long usec)
|
|||||||
timerp->tcn = 0;
|
timerp->tcn = 0;
|
||||||
/* set period to 1 us */
|
/* set period to 1 us */
|
||||||
timerp->tmr =
|
timerp->tmr =
|
||||||
(((CFG_CLK / 1000000) -
|
CFG_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR |
|
||||||
1) << 8) | DTIM_DTMR_CLK_DIV1 | DTIM_DTMR_FRR | DTIM_DTMR_RST_EN;
|
DTIM_DTMR_RST_EN;
|
||||||
|
|
||||||
start = now = timerp->tcn;
|
start = now = timerp->tcn;
|
||||||
while (now < start + tmp)
|
while (now < start + tmp)
|
||||||
@ -348,7 +358,6 @@ void dtimer_interrupt(void *not_used)
|
|||||||
void timer_init(void)
|
void timer_init(void)
|
||||||
{
|
{
|
||||||
volatile dtmr_t *timerp = (dtmr_t *) (CFG_TMR_BASE);
|
volatile dtmr_t *timerp = (dtmr_t *) (CFG_TMR_BASE);
|
||||||
volatile int0_t *intp = (int0_t *) (CFG_INTR_BASE);
|
|
||||||
|
|
||||||
timestamp = 0;
|
timestamp = 0;
|
||||||
|
|
||||||
@ -358,14 +367,13 @@ void timer_init(void)
|
|||||||
/* Set up TIMER 4 as clock */
|
/* Set up TIMER 4 as clock */
|
||||||
timerp->tmr = DTIM_DTMR_RST_RST;
|
timerp->tmr = DTIM_DTMR_RST_RST;
|
||||||
|
|
||||||
/* initialize and enable timer 4 interrupt */
|
/* initialize and enable timer interrupt */
|
||||||
irq_install_handler(CFG_TMRINTR_NO, dtimer_interrupt, 0);
|
irq_install_handler(CFG_TMRINTR_NO, dtimer_interrupt, 0);
|
||||||
intp->icr0[CFG_TMRINTR_NO] = CFG_TMRINTR_PRI;
|
|
||||||
|
|
||||||
timerp->tcn = 0;
|
timerp->tcn = 0;
|
||||||
timerp->trr = 1000; /* Interrupt every ms */
|
timerp->trr = 1000; /* Interrupt every ms */
|
||||||
|
|
||||||
intp->imrh0 &= ~CFG_TMRINTR_MASK;
|
dtimer_intr_setup();
|
||||||
|
|
||||||
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
/* set a period of 1us, set timer mode to restart and enable timer and interrupt */
|
||||||
timerp->tmr = CFG_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 |
|
timerp->tmr = CFG_TIMER_PRESCALER | DTIM_DTMR_CLK_DIV1 |
|
||||||
|
Loading…
x
Reference in New Issue
Block a user